Abstract—This paper discusses a half bridge converter with dual outputs. Two independent regulated outputs are obtained with a single leg consisting of two switches. One of the two outputs is regulated through the switching frequency of an LCC resonant converter and the other output is controlled through duty cycle by asymmetrical pulse width modulation. The outputs are regulated over a wide range of input voltages and load variations. Cross regulation between the outputs is minimal due to independent control of each output. ZVS is also realized by the nature of the topology and higher switching frequencies are possible. The simulation and experimental results obtained for a converter with 48V input and 12V/20A and 5V/10A outputs are discussed.

Keywords — Asymmetric control, half-bridge, LCC resonant converter, Multiple outputs, PWM-FM, ZVS.

1. INTRODUCTION

Many industrial and military applications require the use of multiple supply voltages such that the right voltage is supplied which would minimize energy consumption and would enhance speed of operation. Many instruments and appliances require various voltage/current levels for the different sub-modules. The multiple-output dc–dc converters are widely used for such applications. The key issue in the multiple output converters is the regulation of the various outputs against varying supply voltages and for different loads with minimum active and passive components. Cross regulation between the outputs is also an important consideration.

The simplest way to obtain multiple supply voltages would be to have one converter for each output. But this would require too many active and passive components. A reduction in hardware is possible if a transformer with multiple secondaries is used. The primary is common for all the outputs and each of the outputs is connected through a secondary winding. This reduces the hardware count since only one primary is used and the switch in the primary is also common for all the outputs. Generally the output with the maximum priority is regulated in a closed loop by controlling the switch in the primary. The other auxiliary outputs with lesser priority do not have any independent control and are said to be cross regulated. A variation in the primary load would vary the magnitude of other outputs as well due to the resistances and leakage inductances associated with the windings and also due to the varying drops in the rectifier diodes.

For low output current applications where the auxiliary outputs also need to be closely regulated, additional linear voltage regulators in the secondaries can be used. For medium and high output current applications, linear regulators would be very inefficient as they work in the active region where the effective resistance of the switch is high. Magnetic amplifier post regulators [2-3] have higher efficiency and the ability to handle high currents. However, they are more expensive and also bulky and this has limited their wide application. Synchronous-Switch Post Regulator (SSPR) [4-6] is another suitable way for high output current application, which utilizes a switching device as a post regulator. A switch in the secondary works as a buck regulator whose duty cycle is adjusted to regulate the voltage of the auxiliary outputs. For multiple output dc–dc converters by pulse width modulation-frequency modulation (PWM-FM) control [7-8], the main output is PWM controlled while the auxiliary output is regulated through the switching frequency. The frequency controlled converter could be of several types like series resonant, parallel resonant, LLC, LCC or LCLC converters.

Another way to obtain multiple-output dc–dc converters is the parallel regulation method. [9-10]. In this method, a controllable voltage source is added in the auxiliary output circuit. The auxiliary output is closely regulated by adjusting the magnitude of this controllable voltage source. This method is complementary to the earlier SSPR method in the sense that in the SSPR method the transformer secondary voltage input is fixed and the duty cycle of the switch in the secondary is varied whereas in the parallel regulation method the auxiliary voltage itself is varied suitably with an additional winding.

PWM-Pulse delay (PWM-PD) control method is another simple way to regulate multiple-output dc–dc converters [11-12]. In this method, three outputs are obtained from two switches. A third output is obtained by creating a phase delay between the other two outputs and the delay itself is varied to obtain a variation in the third output.
As an extension of this, for high voltage and high power applications, a full bridge converter is proposed in [13] where each of the two legs is used as an asymmetrical half bridge converter. Two outputs are obtained by controlling the duty cycles of the two half bridge converters and the third one is controlled through the phase shift between the two legs. Three outputs are thus obtained with two legs consisting of four switches.

A combination of the asymmetrical duty cycle control and a frequency control is possible to get best results. [14-15]. Many non-isolated SIMO topologies have been proposed but this paper concerns only with isolated topologies. In this paper, an asymmetric half bridge PWM-FM converter is discussed. It has two switches connected in a half bridge configuration. One of the outputs is controlled by asymmetrical pulse width modulation and the other output is controlled through frequency in an LCC topology. An LCC topology combines the best advantages of series and parallel resonant converters with regulation over a wide range and a high efficiency. The input voltage of the converter is 48 V, and its outputs are 12V/20A and 5V/10A respectively. Zero voltage switching is also realized by operating the converter with a switching frequency above the resonant frequency.

This paper is organized as follows: Chapter 2 discusses the principle of operation of the presented converter, Chapter 3 discusses the design considerations, Chapter 4 presents the simulation results, Chapter 5 presents the details of hardware implementation and results and conclusions are presented in Chapter 6.

2. OPERATION OF THE CONVERTER

The proposed dual-output ZVS dc–dc converter is shown in Fig.1. Both the outputs are regulated through the switches in the primary side. The control signals are shown in Fig.2, where \( V_{AB} \) is the voltage input to the transformer T1 and T2. \( V_{AB} \) is applied through the LCC resonant elements LR1, CR1 and CP to the transformer T1 and through the blocking capacitor CB to transformer 2. The output V01 is regulated through the switching frequency of the asymmetrical half bridge converters composed of switches S1–S2. The half-bridge converter applies a square wave voltage of frequency \( f_0 \) to the LCC resonant circuit. The resonant circuit has an effect of filtering the higher order harmonics so that a sine wave current is obtained over a wide range of loads which minimizes the device switching losses. The converter is thus suitable for operation at high switching frequencies. The output V02 is regulated through the duty cycle D1 of the asymmetrical half bridge converter and a continuous regulation is possible.

According to the volt-second balance of the output inductors, output voltage V02 of the converter can be readily obtained as

\[
V_{02} = \frac{2V_{in} \times D1 \times (1-D1)}{n2} \tag{1}
\]

Where \( V_{in} \) is the input dc voltage, \( D1 \) is the duty cycle of the asymmetrical half bridge converter and \( n2 \) is the turns ratio of the transformer T2. From (1), the generalized voltage gain of the second output voltage to the input dc voltage can be derived as

\[
G_{02} = \frac{V_{02}}{V_{in}} = \frac{2-D1+(1-D1)}{n2} \tag{2}
\]

The voltage gain curve in the form of a graph is shown in Fig. 3. It is a function of the duty cycle \( D1 \). The gain curve is a parabola, which reaches its peak when the duty cycle \( D1 \) is equal to 0.5. Corresponding to a given voltage gain, there are two different duty cycles, \( D1 \) and \( 1-D1 \) respectively. If the duty cycle \( D1 \) is chosen to be less than 0.5, from (1)

\[
D1 = \frac{1}{2} - \sqrt{\frac{1}{4} - \frac{n2 \times V_{02}}{2V_{in}}} \tag{3}
\]

and \( D1 < D1_{\text{max}} = 0.5 \), where \( D1_{\text{max}} \) is the maximum duty cycle of \( D1 \).

Fig.1 Proposed dual output DC-DC converter

Fig.2 Control signals of the dual output converter

Fig.3. Gain-duty cycle curve for controlled outputs
For the other output, the equivalent circuit of LCC resonant converter is shown in fig. 4 and the analysis is done based on the fundamental approximation method. The input voltage $V_{\text{rms}}$ to the resonant circuit is taken as the fundamental component of the square-wave voltage $V_{AB}$. Similarly the voltage $V_{\text{rac}}$ to the bridge rectifier is also assumed to be sinusoidal.

Fig.4. Equivalent circuit of LCC resonant converter

Because of the large value of filter inductor the output current is maintained constant and therefore, the rectifier input current is a square wave the polarity of which changes at the instant the polarity of voltage of capacitor $C_P$ changes. Voltage waveforms of LCC resonant converter is shown in Fig.5.

Fig.5.Voltages of LCC resonant converter

From the equivalent circuit, voltage transfer function is

$$\frac{V_{\text{rac}}}{V_{\text{rms}}} = \frac{1}{\left(1 + \frac{X_s}{X_{cp}}\right)\frac{X_L}{X_{ac}} + \left(1 + \frac{1}{Q_s}\right)\frac{X_L}{X_{ac}}}$$

(4)

Where,

$$V_{\text{rac}} = \frac{\pi}{2\sqrt{2}} V_0$$, for n=1, $V_0$ = DC output voltage,

$$V_{\text{rms}} = \frac{2\sqrt{2}}{\pi} V_{\text{in}}$$

$V_{\text{in}}$ = DC input voltage, $X_s$ and $X_{cp}$ are the series and parallel capacitive reactances.

If $Q_s$ (Quality factor) = $\frac{\omega_s L_s}{R_s}$ & $\omega_s$ (resonant frequency) = $\frac{1}{\sqrt{L_C}}$, then the generalized gain of the circuit can be expressed for n=1 as

$$\frac{V_0}{V_1} = \frac{1}{\frac{\pi^2}{8} \left[ 1 + \frac{C_p}{C_s} - \omega^2 L_C p \right] + jQ_s \left[ \omega - \frac{\omega_s}{\omega} \right]}$$

(5)

Therefore, the first output $V_{01}$ is given by

$$V_{01} = \frac{V_{\text{in}}}{\frac{\pi^2}{8} \left[ 1 + \frac{C_p}{C_R} - \omega^2 L_C \right] + jQ_s \left[ \omega - \frac{\omega_s}{\omega} \right]}$$

(6)

Gain–frequency characteristics of the resonant converter are shown in Fig. 6. The parameters are defined as follows: Voltage conversion ratio $M$, resonant frequency $f_r$, and normalized switching frequency $\gamma$

$$M = \frac{V_o}{V_{\text{in}}}$$

(7)

$$f_r = \frac{1}{2\pi \sqrt{L_C} C_r}$$

(8) ; $\gamma = \frac{f_s}{f_r}$

(9)

Fig.6. Gain –Frequency curves of LCC converter

3. DESIGN CONSIDERATIONS

From output equation (1), the turns ratio of transformer $T_2$ can be calculated as

$$n_2 = \frac{2 V_{\text{in}} - D_1(1-D_1)}{V_{\text{in}} D_1}$$

(10)

where $V_{\text{in}}$ is the input dc voltage, $D_1$ is the duty cycle and $V_{02}$ is the second output voltage. Choosing a duty cycle of 0.4, $n_2$ becomes 16:3.5 (or 32:7).

A. DESIGN OF LCC TANK

The chosen specifications are as follows:

Input voltage – 48V, output voltage – 12V, switching frequency – 50 KHz and output power – 240W.

For a $C_p/C_R$ of 1, from standard gain-frequency curves, for $\omega/\omega_s = 1.1, Q_s = 4$.

Normalized output voltage at transformer primary is 0.8.
For half bridge, base voltage = \(48/2 = 24\) V.

Output voltage at transformer primary = \(0.8 \times 24 = 19.2\) V.

Transformer turn ratio \(n_1 = 19.2/12 = 1.6\) (hence, a 16:10 transformer chosen)

Load current \(I_L = 240/12 = 20\) A

Load resistance \(R_L = 12/20 = 0.6\) Ω

\(R'_L\) reflected in primary = Ω

For a Qs of 4, and \(\omega = 1.1 \omega_s\)

\(C_R = C_p = 0.59\mu\text{f} \) & \(L_R = 20.5\mu\text{H}\)

The blocking capacitor \(C_B\) when large reduces the ripple but slows down the dynamic response. A 1µF value is chosen. [16].

4. SIMULATION RESULTS

The presented topology has been simulated using PSIM software and the circuit specifications are:

<table>
<thead>
<tr>
<th>Input voltage</th>
<th>Switching frequency</th>
<th>Output voltage</th>
<th>Output power</th>
</tr>
</thead>
<tbody>
<tr>
<td>48V</td>
<td>50KHz</td>
<td>12V</td>
<td>240W</td>
</tr>
<tr>
<td>5V</td>
<td>50W</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

The detailed simulation is as shown below in Fig 7.

![PSIM simulation of the dual output converter](image)

The simulation results are as given below. The output voltage waveforms at full load on both the outputs are shown in Fig 8. The primary voltages of transformers are shown in Fig 9. The drain-source voltage of the switch \(S_1\) and its current are shown in Fig 10, indicating the ZVS action. To show the cross regulation performance, a 50% variation in the second load is simulated and the effect on the other output is shown in Fig 11. Similarly Fig 12 shows the effect of an increase in the supply voltage by 10% from 48 to 53V. In both cases, there is negligible effect on the output voltages and cross regulation effects are minimal.

![Output Voltages V1 and V2 at full load](image)

![Primary voltages of T1 (VCP) & T2](image)

![Voltage and current of switch S1](image)

![Output voltages when second load is halved](image)
5. HARDWARE DETAILS & RESULTS

The specifications chosen for the hardware are as follows:

- Input voltage: 48V.
- Switching frequency: 50 KHz.
- Output Voltages: 12V / 2A / 24W and 5V / 2A / 10W.

IRFP150N HEXFET power MOSFET was chosen for the switch which was driven through IR 2110 drivers. MUR 460 Switch mode power rectifier was chosen for the diodes. The resonant inductor value used was 0.2mH and the resonant capacitors were 0.059 uF. Control was done using a micro controller AT89C2051 operated at 24MHz. The hardware layout is shown in Fig 13.

The input and PWM regulated output voltages are shown in Fig 14. The gate pulses and drain–source voltages of the two switches are shown in Fig 15 and 16 respectively.

Fig 13: Hardware layout

Fig 14: Input and PWM regulated output voltages

Fig 15: $V_{GS}$ & $V_{DS}$ of switch S1

Fig 16: $V_{GS}$ & $V_{DS}$ of switch S2
6. CONCLUSION
Asymmetric dual half-bridge PWM-FM converter was presented which was simulated using PSIM and tested in hardware. This configuration consists of two MOSFET switches to achieve dual outputs. The outputs are independently controlled through switching frequency (LCC topology) and duty cycle (asymmetric) and operate with effective regulation. ZVS is also realized. The outputs were found to be regulated for a wide input and load variation.

REFERENCES