Soft Switched Isolated ZVT Boost DC-DC Converter with Coupled Inductors

R.SAMUEL RAJESH BABU, Research scholar, EEE department, Sathyabama University, Chennai, India. Samuel.rajeshbabu@gmail.com

Dr. JOSEPH HENRY, Professor, EEE Department. Vel Tech University, Chennai, India.

Abstract: This paper presents a new Soft switched isolated ZVT boost DC-DC converter with coupled inductors. ZVT realizes soft switching in this converter without imposing additional switching voltage, current stress and conduction loss. The primary-parallel-secondary-series structure is employed in this paper to handle the large input current, sustain the high output voltage and extend the voltage gain. The rectifier voltage stress is reduced by the primary-parallel-secondary-series structure. The rectifier reverse-recovery problem is alleviated by the leakage inductance. The above discussed DC-DC converter can be adapted to provide isolation between input and output. Active clamp boost converter with coupled-inductors is proposed for high step-up applications. The detailed design and operating principles are analyzed and described. The simulation results are verified with the experimental results.

Index Terms—Active clamp, coupled-inductors, isolated boost converter.

I INTRODUCTION

High power and high step-up isolated DC-DC converters have been widely employed in the green energy systems. In Power electronics engineering, a DC-DC converter is a circuit, which converts a source of direct current from one voltage to another. In many DC-DC converter applications, output isolation may be needed to implement depending on the type of application to meet safety standards and provide impedance matching. This galvanic isolation is necessary to achieve a flexible system reconfiguration.

DC-DC converter is a device that accepts a DC input voltage and produces a DC output voltage. Typically the output produced is at a different voltage level than the input. In addition, DC-DC converters are used to provide noise isolation, power bus regulation, etc. This is a summary of some of the popular DC-DC converter topologies. In many DC-DC applications, multiple outputs are required and output isolation may need to be implemented depending on the application. In addition, input to output isolation may be required to meet safety standards and provide impedance matching.

The above discussed DC-DC converter can be adapted to provide isolation between input and output. ZVT realizes soft switching in this converter without imposing additional switching voltage and current stress and conduction loss, allowing the use of lower voltage power devices, which usually have better conduction and switching performance than higher voltage power devices. The use of the lower voltage power devices contributes to the high efficiency.

A new active clamp boost converter with coupled-inductors is proposed for high step-up applications. The primary-parallel-secondary-series structure shown Fig 1 is employed in this paper to handle the large input current, sustain the high output voltage and extend the voltage gain. The third windings of the coupled-inductors have the function of voltage gain extension and the switch voltage stress reduction. The active clamp circuit serves for the interleaved two phases, which reduces the circuit complexity. Both the main and the auxiliary switches of the proposed converter are zero voltage transition performances during the whole switching transition and the leakage energy is recycled by the active clamp circuit. The rectifier voltage stress is reduced by the primary-parallel-secondary-series structure. The rectifier reverse-recovery problem is alleviated by the leakage inductance.

The primary-parallel-secondary-series structure shown in Fig 1 is implemented in this paper to sustain the high secondary voltage. The interleaved switch gate signals are applied to reduce the current ripple and share the input current. The secondary side is in series to reduce the rectifier voltage stress.
The concept of coupled inductor is widely adopted to extend the voltage gain in high step-up conversion or to avoid the extreme duty cycle in high step-down VR applications. This concept is employed to deduce the proposed zero voltage transition (ZVT) interleaved boost converter in this paper for high step-up conversion. The coupled inductors of the converter can serve as an isolation transformer, which reduces the numbers of the magnetizing components. Meanwhile, the third winding of the coupled inductors extends the voltage gain and reduces the primary switch voltage stress. With some topology variations, only one set of clamp circuit is required to serve for the interleaved two phases, which reduces the circuit complexity and improve the power density. Both the main switches and the auxiliary switch are operated with ZVT performance during the whole switching transition. Also, the leakage energy is recycled and the voltage spikes are absorbed by the active clamp circuit. The large primary current is distributed by the interleaved structure and the high secondary voltage stress is sustained by the series structure. The rectifier reverse-recovery problem is alleviated by the leakage inductance of the coupled inductors. The technique used in this paper is soft-switching and is attractive to reduce the switching losses, improve the power density and reduce the high output voltage stress. Hence the converter system has high accuracy and stability. The complexity of the circuit is reduced by using just three MOSFET switches compared with more number of switches which causes high stress and losses in converter circuits.

APPLICATIONS
ZVT dc-dc converters will be widely used in various applications such as
1. Energy storage system with galvanic isolation
2. Traction drive of hybrid fuel cell system
3. Residential fuel cell generation
4. DC UPS and industrial applications
5. Aerospace power systems
6. Electric vehicles and battery chargers
7. Electrolyser system
8. High step-up applications

II PROPOSED CONVERTER
PRINCIPLE AND OPERATION

Flyback converters are attractive converters for low-power, isolated voltage regulation applications. Interleaved flyback converters can be employed to reduce the current ripple and handle a large power. The two secondary sides are in series to extend the voltage gain and reduce the voltage stress of the output diodes. Active clamp solution can be adopted to recycle the leakage energy and absorb the voltage spikes. The active clamp interleaved flyback converter with primary-parallel-secondary-series structure is shown in Fig. 1. In order to realize the flyback converter with a boost type in high step-up conversion, a dc voltage should be inserted between the secondary side of the coupled inductor and the output diode. The third winding of the coupled inductor of the flyback converter can be used to achieve the dc voltage source. So a novel isolated boost type ZVT converter with coupled inductors is proposed in this paper.

The second winding couples to the inductor in its phase \((L_{1b} \text{ versus } L_{2b})\) and the third winding couples to the inductors in another phases \((L_{1a} \text{ versus } L_{1b} \text{ and } L_{2a} \text{ versus } L_{2b})\). The primary and secondary windings serve as the transformer for isolation and energy transfer. The third winding has the advantages of voltage gain extension and switch voltage stress reduction. The active clamp circuits of each phase \(S_{c1}, C_{c1}\) and \(S_{c2}, C_{c2}\) recycle the leakage energy and absorb the voltage spikes caused by the leakage inductances when the main switches turn off. The two primary sides are parallel to handle the large input current and minimize the input current ripple. The two secondary sides are in series to sustain the high output voltage stress and double the voltage gain. The ZVS turn-off

**Fig 1.: Primary-series secondary parallel structure of the proposed converter**

**Fig 2.1 Proposed converter circuit**
of the main and the auxiliary switches are realized due to the additional parallel capacitors. The ZVS turn-on of the main and the auxiliary switches are achieved because their anti-parallel diodes are in conduction state before their turn-on gate signals coming.

The rectifier reverse-recovery problem is alleviated due to the inherent leakage inductance of the coupled inductors. The voltage stresses of the switches and the rectifiers are minimized. So it is suitable for high power and high step-up isolation conversion. However, each phase needs a set of active clamp circuit, which increases the circuit complexity and cost. Only one set of active clamp circuit is necessary. This active clamp circuit serves for the interleaved two phases. And its switching frequency is two times of the main switch switching frequency. So the circuit is simplified and the power density is improved with the similar performance. In order to simplify the analysis, the coupled inductor is modeled as a combination of a magnetizing inductor, an ideal transformer with corresponding turns ratio, and a leakage inductance in series with the magnetizing inductor.

The equivalent circuit model of the presented circuit is demonstrated in Fig. 2.1, where \( L_{m1}, L_{m2} \) are the magnetizing inductors; \( L_{LK1}, L_{LK2} \) are the leakage inductances; \( C_{S1}, C_{S2} \) are the parallel capacitors, including the parasitic capacitors of the switches; \( S_c \) is the active-clamp switch; \( C_c \) is the clamp capacitor; \( S_1 \) and \( S_2 \) are the main switches; \( D_{O1} \) and \( D_{O2} \) are the output rectifiers; \( C_{O1} \) and \( C_{O2} \) are the output capacitors and \( N \) is the turns ratio \( n_2/n_1 \). The key waveforms of the presented converter are shown in Fig. 2.2.

III. CONVERTER PERFORMANCE ANALYSIS

Due to the circuit symmetry of the proposed converter, it is reasonable to consider \( L_{LK1}=L_{LK2}=L_{LK}, L_{m1}=L_{m2}=L_{m}, C_{S1}=C_{S2}=C_s \), \( C_{O1}=C_{O2}=C_o \). The detailed converter performance is analyzed as follows.

A. Voltage Gain Expression

Assuming that the coupled inductors are well coupled and the leakage inductance is zero, it can be drawn form the steady analysis in the above section that the magnetizing inductor is charged by the voltage \( V_{in} \) during the switch on time and discharged by the voltage \( (V_{out}/2-N_{vin}) \) during the switch-off time. By applying the voltage-second balance to the magnetizing inductor, the output voltage gain is given by

\[
M = \frac{V_{out}}{V_{in}} = \frac{2 \cdot N}{1 - D}
\]

(1)
Fig. 3.1 Voltage gain at ideal situation

It is clear that the proposed converter is a boost type with high voltage gain. Fig. 3.1 shows the detailed plot of the voltage gain related to the turns ratio and duty cycle. As the duty cycle and the turns ratio increase, the voltage gain increases greatly. The operation analysis in the above section shows that the leakage inductance causes some duty-cycle loss and leads to a voltage gain loss. The duty-cycle loss is given by

\[ \Delta D_{\text{LOSS}} = \frac{I_{\text{IN}} \cdot N \cdot L_{\text{LK}} \cdot f_s}{V_{\text{OUT}}} \]  

where \( I_{\text{IN}} \) is the input rms current and \( f_s \) is the switching frequency. It is shown that the duty-cycle loss is proportional to the input current, the turns ratio, the leakage inductance and the switching frequency. The effect of the leakage inductance on the voltage gain is shown in Fig. 3.2. As the leakage inductance increases, the voltage gain decreases.

- **B. Voltage and Current Stresses of the Power Devices**

In order to simplify the analysis, the effect of the leakage inductance and the voltage on the clamp capacitor is taken as a constant voltage. The voltage stress and the rms current of the main switch are given by

\[ V_{\text{STRESS-MAIN}} = \frac{V_{\text{IN}}}{1 - D} \]  

(3)

\[ I_{\text{RMS-MAIN}} = \frac{I_{\text{IN}}}{2} \sqrt{\frac{13 - (10 \cdot D)}{3}} \]  

(4)

The switch voltage stress is determined by the input voltage and the duty cycle. The current stress analysis should consider the current reflected effect. The voltage stress and the rms current of the clamp switch is given by

\[ V_{\text{STRESS-CLAMP}} = \frac{V_{\text{IN}}}{1 - D} \]  

(5)

\[ I_{\text{STRESS-CLAMP}} = \frac{I_{\text{IN}}}{2} \sqrt{\frac{2 \cdot (1 - D)}{3}} \]  

(6)

The voltage stress of the clamp switch is the same as that of the main switch. The rms current of the clamp capacitor is equal to that of the clamp switch. The voltage stress and the rms current of the output diode is given by

\[ V_{\text{STRESS-DIODE}} = V_{\text{OUT}} \]  

(7)

\[ I_{\text{RMS-DIODE}} = \frac{I_{\text{IN}}}{N} \sqrt{\frac{(1 - D)}{3}} \]  

(8)

The voltage stress of the diode is the output voltage and the rms current of the diode is determined by the input current, the turns ratio, and the duty cycle.
C. ZVT Soft-Switching Performance

Both the main switches and the auxiliary switch are achieved the ZVT soft-switching performance during the whole switching period, which reduces the switching losses greatly. Meanwhile, the rectifier reverse-recovery problem is alleviated due to the leakage inductance. The output diode turn-off current falling rate is given by

$$\frac{di_{D_o}(t)}{dt} = \frac{V_{OUT}}{2 \cdot N^2 \cdot L_{LK}}$$

(9)

The ZVS-off of the main switches and the clamp switch is realized due to the parallel capacitors $C_{s1}$ and $C_{s2}$. The ZVS-on of the clamp switch is achieved naturally because its anti-parallel diode is in conduction state before its gate-on signals. The ZVS-on of the main switches is realized if the leakage energy is larger than the energy stored in the parallel capacitor when the main switches turn off. That is

$$L_{LK} \geq \frac{C_s \cdot V_{OUT}^2}{N^2 \cdot I_{IN}^2}$$

(10)

which can be used to determine the leakage inductance design. The ZVS-on of the main switches depends on the parallel capacitor Cs, the output voltage $V_{OUT}$, the turns ratio $N$ and the input current $I_{IN}$. It can be seen that the required leakage inductance decreases as the input current and the turns ratio increase.

D. Limitation of the Turns Ratio

From the steady operation analysis, it can be concluded that there is an absolute condition that must be met in the proposed converter: The duty cycle should be exceeded 0.5. This condition is expressed as

$$N \leq \frac{V_{OUT}}{4 \cdot V_{IN}}$$

(11)

IV SIMULATION RESULTS

ZVT Boost DC-DC converter is modelled using the blocks of MATLAB Simulink and the results are presented in this section. Scope 1 is connected to display the driving pulses. Scope 2 is connected to display the output voltage. The circuit of ZVT Boost DC-DC converter is shown in Fig 4.1. Driving pulse and voltage across switch M1 is shown in Fig 4.2 Driving pulse and voltage across switch M2 is shown in Fig 4.3. Driving pulse and voltage across switch M3 is shown in Fig 4.4. Transformer output voltage is shown in Fig 4.5. Current through the inductor L2 is shown in Fig 4.6. Voltage across the capacitor C1 is shown in Fig 4.7. Output voltage is shown in Fig 4.8. Output current is shown in Fig 4.9. Open loop circuit diagram is shown in Fig 4.10. Input and output voltage with disturbance for open loop is shown in Fig 4.11. Output voltage with disturbance for open loop is shown in Fig 4.12. Closed loop circuit diagram is shown in Fig 4.13. Input and output voltage with disturbance for closed loop is shown in Fig 4.14. Output voltage with disturbance for closed loop is shown in Fig 4.15.
Isolated ZVT boost DC-DC converter is simulated for both open loop circuit and closed loop circuit, with output disturbance applied at the time instant of $t = 0.7$ micro second.
It is noted that there is a drop in output voltage due to the disturbance applied to the open loop system. In a closed-loop control system, a sensor monitors the output and feeds the data to a proportional Integral circuit which continuously adjusts the control input as necessary to keep the control error to a minimum value of the desired voltage. Feedback on how the system is actually performing allows the controller to dynamically compensate for disturbances. The simulation results of the proposed converter with output disturbance applied at the time instant of $t = 0.7$ and noted that the output voltage is maintained constant always.

From the above discussion closed loop system gives stabilized output even though disturbance.
V EXPERIMENTAL RESULTS

The hardware for ZVT Boost DC-DC converter is fabricated in the laboratory with resistive load. Converter uses three MOSFET switches using IR840. Pulses required by the MOSFET’s are generated by using a PIC microcontroller 16F84A. These pulses are amplified by using a driver amplifier IC IR2110. Voltage Regulators 7812, 7805 are used for supplying desired voltages to PIC controller and driver IC’s. High frequency ferrite core transformer is used in the circuit for high step-up applications. Output Diodes are used to get rectified dc output. Output capacitors are small in capacity which provides boosted voltage.

The specifications of the converter are 15V to 85V; Fs = 50Khz. The parallel capacitor is 1000 micro Farads to achieve ZVS of the switches. The switching frequency is 50 kHz to reduce the size of the passive components. Both the main switches and the auxiliary switch achieve ZVT operation during the whole switching transition. The switching losses are reduced, the efficiency is improved and the power density is increased. The switch voltage stress is about 150 V which can be noticed in the CRO. It is clear that the reverse-recovery current is reduced to nearly zero and the reverse-recovery problem is alleviated dramatically by the leakage inductance with about 12 A/s.

The hardware layout is shown in Fig. 5.1 The hardware consists of power circuit and microcontroller based control circuit. The pulses are generated by using the PIC microcontroller 16F84A. These pulses are amplified using the driver IC IR2110. Control circuit for generating the driving pulses is shown in Fig. 5.2. The switching pulses are shown in Fig. 5.3 The driving pulses are generated by the microcontroller are shown in Fig. 5.4. Transformer output voltage is shown in Fig. 5.5. DC output voltage is shown in Fig. 5.6.

In Hardware unit the converter uses only three MOSFET’s which reduces the number of devices and makes the circuit simple in construction. Efficiency, size and cost are the advantages of the isolated ZVT boost converter.
VI CONCLUSION

ZVT Boost DC-DC converter is simulated and tested in laboratory. This paper introduces a primary-parallel-secondary-series ZVT boost converter for high step-up applications. The additional winding of the coupled inductors extends the voltage gain and reduces the switch voltage stress. The leakage energy is recycled by the active clamp circuit. The active clamp circuit serves for the interleaved two phases, which reduces the circuit complexity. Both the main switches and the clamp switch are ZVT during the whole switching transition. The rectifier voltage stress is reduced by the primary-parallel-secondary-series structure. The rectifier reverse-recovery problem is alleviated by the leakage inductance.

The switching losses and the output diode reverse-recovery losses are reduced greatly, which is important for high-frequency and high-power applications. The EMI noise is suppressed significantly, and the reverse-recovery losses are reduced greatly. This improves the efficiency of the converter. The results show that the proposed converter has better performance than the other converters at higher switching frequency. The analysis and experimental results show that the proposed converter is a suitable for high step-up and high-power-density applications.

REFERENCES:

[7] C. Iannello, S. Luo, and I. Batarseh, “Full bridge ZCS PWM converter for high-voltage high-power...


**BIOGRAPHIES**

**R. Samuel Rajesh Babu** has obtained his B.E degree from Madras University in 2003. He has obtained his M.E degree from Anna University in 2005. Presently he is doing his research at Sathyabama University. His area of interests is DC - DC converters.

**Dr. Joseph Henry** has obtained his B.E Degree from Madras University in 1960. He obtained his M.E degree from IIT-Bombay in 1964. He obtained his Ph.D degree from IIT Delhi in 1978. Presently he is a professor in Vel Tech University. His areas of interest are Power Electronics and Digital Protection.